Issues In Front-end Engineering Of CMOS Nanoelectronics

ResearchCommons/Manakin Repository

Issues In Front-end Engineering Of CMOS Nanoelectronics

Show simple item record Yang, Xiaolong en_US 2007-08-23T01:56:43Z 2007-08-23T01:56:43Z 2007-08-23T01:56:43Z March 2007 en_US
dc.identifier.other DISS-1633 en_US
dc.description.abstract Several issues exist in current CMOS front-end engineering such as interfacial layer formation at high-k/Si interface, high metal/Si contact resistance in source and drain regions, and absence of a quantitative model for silicon-germanium alloy growth. In this dissertation, monolayer Se passivation is employed to create a Si (100) surface free of dangling bonds. Since dangling bonds are the origins of surface reaction sites and surface states, interfacial layer formation at high-k/Si interface can be suppressed and metal/Si contact resistance can be lowered by Se passivation. Firstly, results on interface engineering between HfO2 and n-type Si (100) with Se passivation are reported. HfO2 on Se-passivated sample by dry oxidation at 300°C shows much improved properties: a smaller EOT (equivalent oxide thickness) 31 Å compared with EOT 65 Å for control sample, and a smaller leakage current with about 2 order of magnitude lowering. These results indicate Se passivation can effectively suppress the interfacial layer formation at the HfO2/Si interface and reduce the gate leakage current. Secondly, experimental results for Ti/n-type Se-passivated Si (100) contacts are presented. The sheet resistance of Se-passivated 10 19 cm-3 doped n-type Si (100) shows a 30% reduction as compared with control (non-passivated) samples. The extracted contact resistance decreases by about one order of magnitude. Up to 29 times reduction in contact resistivity is achieved by Se passivation on heavily-doped n-type SOI substrates. Finally, a kinetic model is proposed for Si1-xGex growth from SiH4 and GeH4 by chemical vapor deposition (CVD). Growth behaviors like growth rate and Ge content are discussed by considering both the heterogeneous and homogenous reactions. The model agrees well with the experimental data. en_US
dc.description.sponsorship Tao, Meng en_US
dc.language.iso EN en_US
dc.publisher Electrical Engineering en_US
dc.title Issues In Front-end Engineering Of CMOS Nanoelectronics en_US
dc.type Ph.D. en_US
dc.contributor.committeeChair Tao, Meng en_US Electrical Engineering en_US Electrical Engineering en_US University of Texas at Arlington en_US doctoral en_US Ph.D. en_US
dc.identifier.externalLinkDescription Link to Research Profiles

Files in this item

Files Size Format View
umi-uta-1633.pdf 1.783Mb PDF View/Open
1.783Mb PDF View/Open

This item appears in the following Collection(s)

Show simple item record


My Account


About Us